## **ADVANCE PROGRAM**

## 2010 IEEE BIPOLAR / BiCMOS CIRCUITS AND TECHNOLOGY MEETING www.ieee-bctm.org

## Radisson Hotel & Suites Austin, Texas, USA

## OCTOBER 5 – 6, 2010 SHORT COURSE — OCTOBER 4, 2010



SPONSORED BY

## THE ELECTRON DEVICES SOCIETY OF THE INSTITUTE OF ELECTRICAL AND ELECTRONIC ENGINEERS

IN COOPERATION WITH

THE IEEE SOLID-STATE CIRCUITS SOCIETY THE IEEE MICROWAVE THEORY & TECHNIQUES SOCIETY







# Sub-com Invited Speakers

 RF Circuit Design: Professor Larry Larson (UCSD) – "4G Transceivers"

## • Device Physics:

Professor Leo de Vreede (TUDELFT) – "Design Concepts for Ultra-linear Varactor Circuits"

- Process Technology: Professor Choi (Yonsei University, Korea) – "Silicon Photo-Receivers"
- Modeling/Simulation: Larry Nagel – "SPICE History and Is SPICE Good Enough for Tomorrow's Analog?"
- Analog/Digital Circuit Design: Makoto Nakamura – "optical Rx for broadband access"

## 5. Integrated BiCMOS Components

| Tuesday 2:00 PM<br>Session Chair:<br>Co-Chair: | TRAVIS III<br>J. Donkers###<br>G. Avenier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| (5.1) 2:00-2:50 PM                             | Silicon Integrated Photoreceivers (Invited) p. 77   WY. Choi, MJ. Lee, JS. Youn Integrated photoreceivers having photodetectors and necessary electronic circuits on the same chip are an essential element of high-performance optical interconnects. Various techniques for realizing integrated photoreceivers with the standard CMOS and BicMOS technologies are reviewed.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| (5.2) 2:50-3:15 PM                             | Hyperabrupt-Junction Varactor for mmWave SiGe:C BiCMOS, Enabling 77GHz VCO/TX with 13-15GHz Tuning Range p. 82   V. P. Trivedi, J. Kirchgessner, J. P. John, P. Welch, D. Morgan, S. Stewart, R. Peterman, D. Hammock, J. Nivison, O. Hartin, S. Shams, IS. Lim, H. Li, S. Trotta, D. Salle, W. M. Huang A millimeter-wave hyperabruptjunction varactor (HAVAR) enabling 77GHz VCO/TX with 13-15GHz tuning range and better than -70dBc/Hz phase noise at 100kHz offset has been integrated in SiGe:C BiCMOS for automotive radar products. The HAVAR predominantly uses existing processes for low-cost integration and minimal process complexity. Optimization of TR-Q through HAVAR width allows TR up to 2.7 and Q <sub>min</sub> up to 10. |  |  |  |  |  |
| (5.3) 3:15-3:40 PM                             | Design and Optimization of Silicon JFET in 180nm RF/BiCMOS Technologyp. 86Y. Shi, R. M. Rassel, R. A. Phelps, B. Rainey, J. Dunn, D. HarameIn this paper, we discuss a method to extrapolate intrinsic and extrinsic Ron component for a JFET. The results provide the guideline to lower Ron,<br>hence to achieve competitive "R <sub>on</sub> vs. pinch off (V <sub>off</sub> )" benchmark. The impacts on channel scaling and process variation are discussed. Besides, an<br>improved RESURF condition is achieved using one of the experimental splits. The optimized JFET is demonstrated with 50% lower R <sub>on</sub> , while maintaining<br>low V <sub>off</sub> , and BV <sub>des</sub> of 11 V.                                      |  |  |  |  |  |
| (5.4) 3:40-4:05 PM                             | Integrated Si-LDMOS Transistors for 11 GHz X-Band Power Amplifier Applications p. 90   R. Sorge, A. Fischer, A. Mai, P. Schley, J. Schmidt, Ch. Wipf, R. Pliquett and R. Barth The integration of RF NLDMOS transistors into a 0.13 µm CMOS process for operating at X-Band (8.5-10.5 GHz) frequencies with over 11 dB gain and   0.25 W/mm power density and 22% power added efficiency at 1 dB output power compression is presented. The self aligned NLDMOS was modularly integrated into IHP's 130 nm SiGe BiCMOS platform targeting 1 W X-Band power amplifiers for radar and satellite communication applications.                                                                                                                        |  |  |  |  |  |

#### IEEE BCTM 5.1

## Si Integrated Photoreceivers

#### Woo-Young Choi, Myung-Jae Lee, and Jin-Sung Youn

# Department of Electrical and Electronic Engineering, Yonsei University, 134 Shinchon-dong, Seodaemoon-gu, Seoul, 120-749, Korea

Abstract — This paper reviews 850nm Si photodetectors and integrated photoreceivers realized with standard Si process technologies including CMOS and BiCMOS. Such photodetectors and photoreceivers are of great interest as they can provide cost-effective optical interconnect receiver solutions. High-speed integrated photoreceivers can be achieved by spatially modulated light, lateral PIN, and P<sup>+</sup>/N-well junction photodetectors and their performances can be further enhanced with electronic equalizers, all of which can be realized with the standard Si technology.

*Index Terms* — Avalanche photodetector, integrated optical receiver, optical interconnect, photodetector, photodiode, photoreceiver, Si avalanche photodetector, Si photodetector, Si photonics.

#### I. INTRODUCTION

The data transmission requirements for many interconnect applications are continuously increasing. Existing electrical interconnects, however, face severe problems due to their link length limitation as well as increasing cross-talk noise and power consumption [1]. Recently, there are growing interests for optical interconnects based on Si photonics, which can overcome above problems [2]–[4].

to realize optical interconnects. In order implementation of high-performance and costeffective photodetectors is required. In addition, there is a strong demand that such photodetectors should be integrated with electronic circuits on the same chip so that integrated photoreceivers can be realized. Gebased photodetectors have been actively investigated because of their large absorption coefficient at 1.3-µm and 1.5-µm wavelengths as well as compatibility with present Si processing technologies [5], [6]. In fact, detection of 40-Gb/s optical data has been already achieved with Ge-based photodetectors [6]. It is expected integrated photoreceivers based on these Ge-based photodetectors will play an important role for high-speed optical interconnect applications.

However, there remains one interesting question: how good photoreceivers can we realize *without* any modification of the existing *standard* Si processing technologies? The structure of a photodetector is basically a PN junction, and the standard Si technology can provide several types of PN junctions that can detect 850-nm light. Of course, such photodetectors cannot escape limitations due to nonoptimal device structures provided by the standard Si technology. But if their performances can be improved to a reasonable level with a careful selection of device structure as well as compensation with smart circuit techniques, they can immediately provide very cost-effective solutions for many applications. The fact that there exist cheap 850-nm optical transmission systems based on vertical-cavity surface-emitting lasers (VCSELs) and multimode fibers (MMFs) certainly helps in justifying this approach.

In this paper, various techniques are reviewed for realizing integrated photoreceivers with the standard Si processes including complementary metal-oxidesemiconductor (CMOS) and bipolar CMOS (BiCMOS) technologies. This paper is organized as follow. Section II describes structures of various photodetectors realized with standard CMOS technology and provides characteristics of CMOS integrated photoreceivers realized with those photodetectors. In Section III, high-performance monolithically integrated photoreceivers realized with standard SiGe BiCMOS technology is presented. In addition, performances of various Si integrated photoreceivers are compared.

#### II. PHOTODETECTORS AND INTEGRATED PHOTORECEIVERS IN STANDARD CMOS TECHNOLOGY

The simplest way of realizing a photodetector with standard CMOS technology is using N-well/Psubstrate junction as shown in Fig. 1 (a). It can provide wider depletion regions and, consequently, better detection efficiency than any other PN junctions available in standard CMOS technology. However, this type of photodetector is very slow with the photodetection bandwidth in the MHz range [7], and does not allow any high-speed applications. This is because many photons are absorbed in the region where photogenerated carriers experience slow diffusive transport.

The bandwidth performance can be significantly improved with electronic equalizers. As shown in Fig. 2, an equalizer is basically a high-pass filter that can compensate the low-pass filtering effect of a slow photodetector. By utilizing a finger-type N-well/Psubstrate photodetector and an equalizer, [7] reported a photoreceiver that can achieve 3-Gb/s optical data



Fig. 1. Cross-sectional structures of Si photodetectors: (a) N-well/P-substrate, (b) spatially modulated light, (c) lateral PIN, and (d)  $P^+/N$ -well photodetectors.



Fig. 2. Block diagram of integrated photoreceiver with an equalizer.

transmission. There have been continuous efforts to achieve larger intrinsic photodetection bandwidth, because equalizer circuits can be complex and the large photodetection bandwidth can be further enhanced by additional equalizer circuits. With spatially modulated light (SML) photodetectors, the photodetection bandwidth can be enhanced by excluding the slow diffusion components of the photodetectors [8], [9]. As shown in Fig. 1 (b), SML photodetectors are composed of a row of photodetectors alternatively covered and uncovered with light blocking materials, such as metal layers. Differential signaling is used to subtract slow diffusion components of covered regions from those of uncovered regions. SML photodetectors have larger photodetection bandwidth of about 500 MHz. With electronic equalizers, 3.125- and 4.5-Gb/s SML photoreceivers have been reported [8], [9].



Fig. 4. Schematic of monolithically integrated BiCMOS photoreceiver front-end [13].

Another approach is using a lateral PIN structure, where  $P^+/P$ -substrate/ $N^+$  regions are interleaved as shown in Fig. 1 (c) [10]. The photodetector is surrounded by N-well and Deep N-well regions, and photogenerated carriers created in the lateral depletion regions contribute to photocurrents. With this PIN photodetector, 2.5-Gb/s optical data was successfully detected without any equalizer circuits.

Another approach of enhancing photodetector bandwidth is using P<sup>+</sup>/N-well junction, with which slow diffusion currents in P-substrate are eliminated. However, this structure suffers from reduced detection efficiency simply because the detection area is much reduced. We can solve this problem by using the avalanche gain. The structure of CMOS avalanche photodetector (CMOS-APD) is shown in Fig. 1 (d) [11]. The CMOS-APD has photodetection bandwidth of several GHz, and it has high detection efficiency due to the avalanche gain as shown in Fig. 3. Although the required bias voltage is larger than typical bias voltages, DC-DC converters can be used to generate the necessary bias voltages within the chip. We also found that STI plays an important role of providing strong electric fields in the planar junction periphery, alleviating any premature edge breakdown and, consequently, providing higher avalanche gain. An integrated photoreceiver having a CMOS-APD and TIA was realized with the standard CMOS technology and 4.25-Gb/s optical data was successfully transmitted without any equalizer [12].

#### III. MONOLITHICALLY INTEGRATED BICMOS PHOTORECEIVER FRONT-END

We have also investigated monolithically integrated photoreceivers fabricated with standard SiGe BiCMOS technology [13]. For the photodetector, we chose APD based on the same P<sup>+</sup>/N-well structure as in CMOS technology, because additional PN junctions provided by the bipolar process do not improve photodetection characteristics since they



Fig. 5. BER versus incident optical power ( $P_{opt}$ ). Inset shows the eye diagrams of 4.25-Gb/s and 7-Gb/s data at output of the limiting amplifier in BiCMOS photoreceiver [13].



Fig. 3. (a) Photodetection frequency response of CMOS-APD. (b) Responsivity and avalanche gain of CMOS-APD as a function of the reverse bias voltage.

have similar doping profiles as CMOS PN junctions. We have experimentally demonstrated, for example, that there is no appreciable performance difference between P<sup>+</sup>/N-well junction and Base/Deep Collector junction APDs. However, the speed of the integrated photoreceiver can be enhanced since SiGe heterojunction bipolar transistors (HBTs) have large gain-bandwidth product than CMOS transistors.

Fig. 4 shows the simplified block diagram of our BiCMOS photoreceiver with an on-chip APD. The APD is realized with  $P^+/N$ -well junction. The TIA is

TABLE I Performances of monolithically integrated photoreceivers fabricated with standard CMOS and BiCMOS technology

|             | [7]                   | [8]                  | [9]                                   | [10]                 | [12]                   |       | [13]                   |              |
|-------------|-----------------------|----------------------|---------------------------------------|----------------------|------------------------|-------|------------------------|--------------|
| Technology  | CMOS                  | CMOS                 | CMOS                                  | CMOS                 | CMOS                   |       | BiCMOS                 |              |
|             | 0.18 µm               | 0.18 µm              | 0.13 μm                               | 0.18 μm              | 0.13 µm                |       | 0.25 μm                |              |
| Data rate   | 3 Gb/s                | 3.125 Gb/s           | 4.5 Gb/s                              | 2.5 Gb/s             | 4.25                   | 3.125 | 7 Gb/s                 | 4.25         |
|             |                       |                      |                                       |                      | Gb/s                   | Gb/s  |                        | Gb/s         |
| Sensitivity | -19 dBm               | -4.2 dBm             | -3.4 dBm                              | -4.5 dBm             | -5.5                   | -8    | -1                     | -3           |
|             |                       |                      |                                       |                      | dBm                    | dBm   | dBm                    | dBm          |
| BER         | $10^{-11} (2^{31} 1)$ | $10^{-12}(2^{31}-1)$ | 10 <sup>-12</sup> (2 <sup>7</sup> -1) | $10^{-12}(2^{31}-1)$ | $10^{-12}(2^{31}-1)$   |       | 10-10                  | 10-12        |
| (PRBS)      | 10 (2 -1)             |                      |                                       |                      |                        |       | $(2^{31}-1)$           | $(2^{31}-1)$ |
| Receiver    | N-well/P-sub          | SML+TIA              | SML+TIA                               | Lateral PIN          | P <sup>+</sup> /N-well |       | P <sup>+</sup> /N-well |              |
| structure   | +TIA+EQ               | +EQ+LA               | +EQ+LA                                | +TIA+LA              | APD+TIA                |       | APD+TIA                |              |

composed of two-stage differential amplifiers, implemented with HBTs. The offset cancellation network (OCN) having two low-pass filters (LPFs) and a  $f_{\rm T}$ -doubler amplifier is used in order to convert pseudo- differential signals to fully differential. In addition, active inductors are included in OCN for the purpose of enhancing photoreceiver bandwidth.

Using the BiCMOS photoreceiver, optical data transmission experiments were performed. Optical signals from an 850-nm laser diode were modulated with a  $2^{31}$ -1 pseudorandom bit sequence (PRBS) test pattern. The modulated optical signals were transmitted through 4-m-long MMF and injected into the photoreceiver using a lensed fiber. Fig. 5 shows measured bit-error rates (BERs) of received data as functions of input optical power (P<sub>opt</sub>). 7-Gb/s optical data were successfully transmitted with BER of  $10^{-10}$  at P<sub>opt</sub> of -1 dBm. The insets of the Fig. 5 show the eye diagrams of 4.25-Gb/s and 7-Gb/s data at the output of the limiting amplifier.

Table I compares performances of CMOS and BiCMOS integrated photoreceivers reported in recent publications. In standard CMOS technology, various types of photodetectors based on N-well/P-substrate junction, SML, lateral PIN, and P<sup>+</sup>/N-well junction photodetectors have been reported, and these photodetectors were monolithically integrated with CMOS electronic circuits [7]-[12]. The sensitivity of the N-well/P-substrate photoreceiver is better than others simply because the N-well/P-substrate junction absorbs more light. However, our CMOS-APD integrated photoreceiver shows better photodetection bandwidth without any equalizer circuits. In addition, the speed of the integrated photoreceiver can be further increased with SiGe BiCMOS technology as it provides better-performing transistors. The bandwidth of P<sup>+</sup>/N-well photoreceivers can be further improved with electronic equalizers.

#### IV. CONCLUSION

Several techniques for realizing high-performance integrated photoreceivers with standard Si technologies are reviewed. Structures and performances of photodetectors based on SML, lateral PIN, and  $P^+/N$ -well junctions are briefly summarized. In addition, performances of integrated photoreceivers based on these photoreceivers are compared. We believe that, with further optimization of photodetector structures and circuit design techniques, the performance of Si photoreceivers realized with standard Si technologies can be further improved.

#### ACKNOWLEDGEMENT

This work was supported in part by the IT R&D program of MKE/KEIT [002145] and Mid-career Researcher Program through NRF grant funded by the MEST [2010-0014798]. The authors are very thankful to IDEC for EDA software support. The integrated BiCMOS photoreceiver used in our investigation was fabricated with IHP 0.25-µm SiGe BiCMOS technology. The authors would like to thank Dr. H. Rücker in IHP for providing SiGe BiCMOS technology for this research.

#### References

- [1] I. A. Young, E. Mohammed, J. T. S. Liao, A. M. Kern, S. Palermo, B. A. Block, M. R. Reshotko, and P. L. D. Chang, "Optical I/O Technology for Tera-Scale Computing," *IEEE J. Solid-State Circuits*, vol. 45, no. 1, pp. 235–248, Jan. 2010.
- [2] B. Jalali and S. Fathpour, "Silicon photonics," J. Lightw. Technol., vol. 24, no. 12, pp. 4600–4615, Dec. 2006.
- [3] R. Soref, "The impact of silicon photonics," *IEICE Trans. Electron.*, vol. E91-C, no. 2, pp129–130, Feb. 2008.
- [4] N. Izhaky, M. T. Morse, S. Koehl, O. Cohen, D. Rubin, A. Barkai, G. Sarid, R. Cohen, and M. J. Paniccia, "Development of CMOS-compatible integrated silicon photonics devices," *IEEE J. Sel. Topics Quantem Electron.*, vol. 12, no. 6, pp. 1688–1698, Nov. –Dec. 2006.
- [5] Y. Kang, H.-D. Liu, M. Morse, M. J. Paniccia, M. Zadka, S. Litski, G. Sarid, A. Pauchard, Y.-H. Kuo, H.-W. Chen, W. S. Zaoui, J. E. Bowers, A. Beling, D. C. McIntosh, X. Zheng, and J. C. Campbell, "Monolithic

germanium/silicon avalanche photodiodes with 340 GHz gain-bandwidth product," *Nature Photon.*, vol. 3, no. 1, pp. 59–63, Jan. 2009.

- [6] S. Assefa, F. Xia, and Y. A. Vlasov, "Reinventing germanium avalanche photodetector for nanophotonic on-chip optical interconnects," *Nature*, vol. 464, no. 7285, pp. 80–84, Mar. 2010.
- [7] S. Radovanovic, A.-J. Annema, and B. Nauta, "A 3-Gb/s Optical Detector in Standard CMOS for 850-nm Optical Communication," *IEEE J. Solid-State Circuits*, vol. 40, no. 8, pp. 1706–1717, Aug. 2005.
- [8] W.-Z. Chen, S.-H. Huang, G.-W. Wu, C.-C. Liu, Y.-T. Huang, C.-F. Chiu, W.-H. Chang, and Y.-Z. Juang, "A 3.125 Gbps CMOS fully integrated optical receiver with adaptive analog equalizer," *Proc. of IEEE Asian Solid-State Circuits Conference*, pp. 396–399, Nov. 2007.
- [9] F. Tavernier, M. Steyaert, "Power Efficient 4.5Gbit/s Optical Receiver in 130nm CMOS with Integrated

Photodiode," Proc. of European Solid-State Circuits Conference, pp. 162–165, Sep. 2008.

- [10] W.-Z. Chen, and S.-H. Huang, "A 2.5 Gbps CMOS Fully Integrated Optical Receiver with Lateral PIN Detector," *Proc. of Custom Integrated Circuits Conference*, pp. 293–296, Sep. 2007.
- [11] H.-S. Kang, M.-J. Lee, and W.-Y. Choi, "Si avalanche photodetectors fabricated in standard complementary metal-oxide-semiconductor process," *Appl. Phys. Lett.*, vol. 90, pp. 151118-1–151118-3, Apr. 2007.
- [12] J.-S. Youn, H.-S. Kang, M.-J. Lee, K.-Y. Park, and W.-Y. Choi, "High-speed CMOS integrated optical receiver with an avalanche photodetector," *IEEE Photon. Technol. Lett.*, vol. 21, no. 20, pp. 1553–1555, Oct. 2009.
- [13] J.-S. Youn, M.-J. Lee, K.-Y. Park, H. Rücker, and W.-Y. Choi, "7-Gb/s monolithic photoreceiver fabricated with 0.25-µm SiGe BiCMOS technology," *IEICE Electron. Express*, vol. 7, no. 9, pp. 659–665, May 2010.